DocumentCode :
1135803
Title :
Improving the Resolution of Single-Delay-Fault Diagnosis
Author :
Mehta, Vishal J. ; Marek-Sadowska, Malgorzata ; Tsai, Kun-Han ; Rajski, Janusz
Author_Institution :
Univ. of California, Santa Barbara
Volume :
27
Issue :
5
fYear :
2008
fDate :
5/1/2008 12:00:00 AM
Firstpage :
932
Lastpage :
945
Abstract :
With feature sizes steadily shrinking, manufacturing defects and parameter variations often cause design-timing failures. It is essential that those errors be correctly and quickly diagnosed. The existing delay-fault diagnosis algorithms cannot identify delay faults that require nonrobust test patterns due to incorrect emulation of the failure analyzer´s behavior. We propose a novel approach to performing delay-fault diagnosis for robust and nonrobust tests. We enhance the diagnostic resolution by utilizing passing patterns, processing failure logs at various slower frequencies, and applying n-detection and timing-aware automatic test pattern generation sets. Experimental results show that our approach can diagnose delay faults with good resolution. The algorithm is stable with respect to delay variations that manufactured chips might experience.
Keywords :
automatic test pattern generation; fault location; delay fault identification; design-timing failures; failure log processing; manufacturing defects; nonrobust test patterns; parameter variations; passing patterns; single-delay-fault diagnosis; timing-aware automatic test pattern generation sets; Algorithm design and analysis; Delay; Emulation; Error correction; Failure analysis; Fault diagnosis; Manufacturing; Pattern analysis; Performance evaluation; Testing; Automatic test pattern generation (ATPG); delay testing; diagnosis; fault diagnosis; silicon debug; testing; timing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2008.917588
Filename :
4492839
Link To Document :
بازگشت