Title :
Efficient path-delay fault simulation for standard scan design
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
In spite of using scan designs, there remain problems concerning the generation and confirmation or test vectors for potential timing problems. Most fault simulators for path-delay faults rely on the use of augmented scan flip-flops to convert the timing vector problem to a purely combinational one. The paper describes an efficient path-delay fault simulation algorithm for standard scan environments. The new simulation algorithm using various new logic values is based on the parallel-pattern-single-fault-propagation technique. The experimental results show the efficiency of the new algorithm.
Keywords :
delays; fault simulation; logic design; logic testing; logic testing; parallel pattern single fault propagation; path delay fault simulation algorithm; scan design;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:20020496