DocumentCode :
1136576
Title :
Reducing clock jitter by using Muller-C elements
Author :
Winstead, Chris ; El Hamoui, M.
Author_Institution :
Electr. & Comput. Eng. Dept., Utah State Univ., Logan, UT
Volume :
45
Issue :
3
fYear :
2009
Firstpage :
150
Lastpage :
151
Abstract :
A simple method for reducing the cycle-to-cycle jitter of clock signals is described. The method uses Muller-C elements to merge redundant clock signals. If the two clock signals have nearly the same average phase and independently-distributed phase noise, then the jitter at the Muller-C element´s output is less than that of the input signals. This method can be used to reduce jitter in sampling clocks for analogue-to-digital conversion, and in clock distribution networks for VLSI systems.
Keywords :
VLSI; analogue-digital conversion; clocks; jitter; phase noise; Muller-C elements; VLSI; analogue-to-digital conversion; clock distribution networks; clock jitter reduction; clock signals; phase noise;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20093196
Filename :
4770449
Link To Document :
بازگشت