DocumentCode :
1139983
Title :
A Jitter-Tolerance-Enhanced CDR Using a GDCO-Based Phase Detector
Author :
Liang, Che-Fu ; Hwu, Sy-Chyuan ; Liu, Shen-Iuan
Author_Institution :
Nat. Taiwan Univ., Taipei
Volume :
43
Issue :
5
fYear :
2008
fDate :
5/1/2008 12:00:00 AM
Firstpage :
1217
Lastpage :
1226
Abstract :
A jitter-tolerance-enhanced 10 Gb/s clock and data recovery (CDR) circuit is presented. The proposed architecture cascades 2 half-rate CDRs with different loop bandwidth to relax the design bottleneck and the predicted jitter tolerance can be enhanced without sacrificing the jitter transfer. By using a gated digital-controlled oscillator (GDCO), the proposed GDCO-based phase detector may reduce the cost of this architecture and achieve a wide linear range. This CDR circuit has been fabricated in a 0.13 mum CMOS technology and consumes 60 mW from a 1.5 V supply. It occupies an active area of 0.36 mm2. The measured rms jitter is 0.96 ps and the peak-to-peak jitter is 7.11 ps for a 10 Gb/s 27-1 PRBS. The measured bit error rate for a 10 Gb/s 27-1PRBS is less than 10-12.
Keywords :
CMOS integrated circuits; error statistics; jitter; oscillators; phase detectors; synchronisation; CMOS technology; GDCO-based phase detector; bit error rate; bit rate 10 Gbit/s; clock-data recovery; gated digital-controlled oscillator; jitter-tolerance-enhanced CDR; power 60 mW; voltage 1.5 V; Bandwidth; Bit error rate; CMOS technology; Circuits; Clocks; Costs; Detectors; Digital-controlled oscillators; Jitter; Phase detection; Clock and data recovery; jitter tolerance; jitter transfer;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.920322
Filename :
4494664
Link To Document :
بازگشت