DocumentCode :
1141007
Title :
A Framework for Scalable Postsilicon Statistical Delay Prediction Under Process Variations
Author :
Liu, Qunzeng ; Sapatnekar, Sachin S.
Author_Institution :
Dept. of Electr. & Comput. Engieering, Univ. of Minnesota, Minneapolis, MN, USA
Volume :
28
Issue :
8
fYear :
2009
Firstpage :
1201
Lastpage :
1212
Abstract :
Due to increased variability trends in nanoscale integrated circuits, statistical circuit analysis and optimization has become essential. While statistical timing analysis has an important role to play in this process, it is equally important to develop die-specific delay prediction techniques using postsilicon measurements. We present a novel method for postsilicon delay analysis. We gather data from a small number of on-chip test structures, and combine this information with presilicon statistical timing analysis to obtain narrow die-specific timing probability density function (PDF). Experimental results show that for the benchmark suite being considered, taking all parameter variations into consideration, our approach can obtain a PDF whose standard deviation is 79.0% smaller, on average, than the statistical timing analysis result. The accuracy of the method defined by our metric is 99.6% compared to Monte Carlo simulation. The approach is scalable to smaller test structure overheads and can still produce acceptable results.
Keywords :
integrated circuit design; network analysis; statistical analysis; die-specific delay prediction techniques; probability density function; process variations; scalable postsilicon statistical delay prediction; statistical circuit analysis; statistical timing analysis; Algorithms; circuit analysis; design automation; timing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2021732
Filename :
5166631
Link To Document :
بازگشت