Title :
NVP: Non-uniform voltage and pulse width settings for power efficient hybrid STT-RAM
Author :
Behrouz, Reyhaneh Jabbarvand ; Homayoun, Houman
Author_Institution :
Dept. of Comput. Sci., George Mason Univ., Mason, OH, USA
Abstract :
As technology scales down, the leakage power of SRAM based cache becomes a more critical source of power dissipation, particularly for large last level cache where leakage power is dominant. The emerging non-volatile spin transfer torque RAM (STT-RAM) is a candidate to substitute SRAM due to its low leakage power and high thermal stability. However, considerable high energy and long latency of write operations in STT-RAMs are barriers to their commercial adoption. To address this problem, we propose a hybrid non-uniform cache architecture (NUCA) by combining SRAMs and STT-RAMs with different operating voltage/pulse width settings. Operating at low voltage increases the probability of failure. To alleviate this, we propose a technique that reduces STT-RAM write access energy by lowering voltage while ensures correctness by either retrying the failed writes or increasing effective pulse width. Simulation results indicate overall 20-30% power gain for various workloads in hybrid cache architecture. This comes with less than 2% performance loss.
Keywords :
cache storage; power aware computing; NUCA; NVP; SRAM based cache; failed writes; hybrid cache architecture; large last level cache; leakage power; nonuniform cache architecture; nonuniform voltage and pulse width settings; nonvolatile spin transfer torque RAM; power dissipation; power efficient hybrid STT-RAM; Computer architecture; Error analysis; Hybrid power systems; Low voltage; Power demand; Random access memory; Reliability; Hybrid Cache Architecture; Low Power; NUCA; STT-RAM;
Conference_Titel :
Green Computing Conference (IGCC), 2014 International
Conference_Location :
Dallas, TX
DOI :
10.1109/IGCC.2014.7039156