Title :
Pipelined Binary Parallel Counters Employing Latched Quaternary Logic Full Adders
Author :
Current, K. Wayne
Author_Institution :
Department of Electrical Engineering, University of California
fDate :
5/1/1980 12:00:00 AM
Abstract :
Parallel counters are multiple input circuits that count the number of their inputs that are in a given state. In this correspondence, the implementation of pipelined binary parallel counters with networks of latched quaternary threshold logic full adders is described and compared with the implementation using networks of latched binary full adders. Since each signal variable in quaternary logic may assume four logical states, twice the informational content of a binary variable, an over 50 percent savings in the total number of intermediate signal variables required to implement the parallel counter results. With the new quaternary logic circuits we will employ, over 40 percent fewer transistors and resistors are necessary for the implementation of pipelined binary parallel counters. The combination of these two factors could provide significantly reduced die areas for integrated pipelined parallel counters.
Keywords :
Multiple-valued logic; parallel counters; quaternary threshold logic full adders; threshold logic; Clocks; Counting circuits; Delay; Feedback; Logic design; Power generation; Registers; Signal design; Multiple-valued logic; parallel counters; quaternary threshold logic full adders; threshold logic;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.1980.1675591