Abstract :
The increase in complexity of programmable hardware platforms results in the need to develop efficient high-level synthesis tools since that allows more efficient exploration of the design space while predicting the effects of technology specific tools on the design space. Much of the previous work, however, neglects the delay of interconnects (e.g. multiplexers) which can heavily influence the overall performance of the design. In addition, in the case of dynamic reconfigurable logic circuits, unless an appropriate design methodology is followed, an unnecessarily large number of configurable logic blocks may end up being used for communication between contexts, rather than for implementing function units. The aim of this paper is to present a new technique to perform interconnect-sensitive synthesis, targeting dynamic reconfigurable circuits. Further, the proposed technique exploits multiple hardware contexts to achieve efficient designs. Experimental results on several benchmarks, which have been done on our DRL LSI circuit [M. Meribout et al. [200]], [M. Meribout et al. (1997)], demonstrate that, by jointly optimizing the interconnect communication, and function unit cost, we can achieve higher quality designs than is possible with such previous techniques as Force-Directed-Scheduling.
Keywords :
field programmable gate arrays; high level synthesis; logic circuits; logic partitioning; reconfigurable architectures; Force-Directed-Scheduling; communication cost; high-level synthesis; interconnect-sensitive synthesis; logic circuit design; logic partitioning; programmable hardware platform; reconfigurable system; Context; Delay; Design methodology; Hardware; High level synthesis; Integrated circuit interconnections; Logic design; Multiplexing; Reconfigurable logic; Space technology; 65; Index Terms- Dynamic reconfigurable logic; allocation; communication cost.; partitioning; scheduling;