DocumentCode :
1143829
Title :
Realization of Fault-Tolerant Machines—Linear Code Application
Author :
Sengupta, A. ; Chattopadhyay, D.K. ; Palit, A. ; Bandyopadhyay, A.K. ; Choudhury, A.K.
Issue :
3
fYear :
1981
fDate :
3/1/1981 12:00:00 AM
Firstpage :
237
Lastpage :
240
Abstract :
This correspondence deals with the fault-tolerant realization of a sequential machine using error-correcting (n,k) linear codes. Earlier works in the same area confine their attention to modified Reed-Muller Code and perfect Hamming Code and achieve the realization using a number of majority logic gates, which makes the entire realization quite complex. The realization discussed in this paper needs a smaller number of circuit components with less complexity.
Keywords :
Correction; fault detection; fault masking; fault-tolerant machine; linear code; Automata; Circuit faults; Electrical fault detection; Fault tolerance; Hamming distance; Linear code; Logic gates; Physics; Uncertainty; Vectors; Correction; fault detection; fault masking; fault-tolerant machine; linear code;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1981.1675762
Filename :
1675762
Link To Document :
بازگشت