Title :
Virtual-ground sensing techniques for a 49-ns/200-MHz access time 1.8-V 256-Mb 2-bit-per-cell flash memory
Author :
Le, Binh Quang ; Achter, Michael ; Chng, Chin Ghee ; Guo, Xin ; Cleveland, Lee ; Chen, Pau-Ling ; Van Buskirk, Michael ; Dutton, Robert W.
Author_Institution :
Adv. Micro Devices Inc., Sunnyvale, CA, USA
Abstract :
Fast and accurate read operation in 1.8-V 2-bit-per-cell virtual-ground flash memories requires techniques to substantially reduce the read margin loss due to the side-leakage current and the complementary-bit disturbance. The read margin loss caused by the combination effect of these two disturbance mechanisms is serious enough to eliminate the read margin window, which is already small when the power supply voltage is about 1.8 V and when a memory cell stores 2 bits. This paper introduces for the first time the sense current recovery technique to counteract the side-leakage current effect and the differential feedback cascoded bitline control technique to minimize the complementary-bit disturbance. A 1.8-V 256-Mb 2-bit-per-cell virtual-ground flash memory employing the two techniques has been integrated using 0.13-μm CMOS technology. These two sensing techniques are essential for the memory to achieve 49-ns initial read access and 200-MHz internal burst read access. The die size is 52 mm2 and the cell size is 0.121 μm2.
Keywords :
CMOS memory circuits; differential amplifiers; feedback amplifiers; flash memories; leakage currents; 0.13 micron; 1.8 V; 2-bit-per-cell flash memory; CMOS technology; complementary-bit disturbance; differential feedback cascoded bitline control; disturbance mechanisms; initial read access; internal burst read access; power supply voltage; read margin loss; read margin window; sense current recovery technique; side-leakage current effect; virtual-ground sensing techniques; Art; CMOS technology; Circuits; Costs; Feedback; Flash memory; Leakage current; Low voltage; Power supplies; Threshold voltage; -V flash memory; 1.; 2-bit-per-cell memory; Sensing techniques; virtual-ground memory;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2004.835814