Title :
Electrical interconnects revitalized
Author :
Svensson, Christer
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Sweden
Abstract :
Models of electrical interconnects, including inductance and skin effect, are reviewed. The models are used for estimating the performance of electrical interconnects, particularly related to delays, data rates, and power consumption for off-chip and on-chip interconnects and for clock distribution. It is demonstrated that correctly utilized, electrical interconnects do not severely limit chip or circuit board capacity. Delays, data rates, and power consumption of electrical interconnects within a circuit board are acceptable and superior to optical alternatives.
Keywords :
clocks; delays; inductance; integrated circuit design; optical interconnections; printed circuit layout; skin effect; wiring; circuit board capacity; circuit board wires; clock distribution; data rates; delays; electrical interconnects; inductance; on-chip interconnects; optical interconnects; power consumption; skin effect; Clocks; Delay; Dielectric losses; Energy consumption; Integrated circuit interconnections; Optical attenuators; Optical distortion; Optical interconnections; Printed circuits; Wires;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2002.801624