DocumentCode :
1145209
Title :
Managing on-chip inductive effects
Author :
Massoud, Yehia ; Majors, Steve ; Kawa, Jamil ; Bustami, Tareq ; Macmillen, Don ; White, Jacob
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
Volume :
10
Issue :
6
fYear :
2002
Firstpage :
789
Lastpage :
798
Abstract :
With process technology and functional integration advancing steadily, chips are continuing to grow in area while critical dimensions are shrinking. This has led to the emergence of on-chip inductance to be a factor whose effect on performance and on signal integrity has to be managed by chip designers and has to be sometimes traded off against other performance parameters. In this paper, we cover several techniques to reduce on-chip inductance which in turn improve timing predictability and reduce signal delay and crosstalk noise. We present experimental results obtained from simulations of a typical high performance bus structure and a clock tree structure to examine the effectiveness of some of the different inductance reduction techniques.
Keywords :
VLSI; circuit CAD; crosstalk; delays; inductance; integrated circuit design; integrated circuit modelling; integrated circuit noise; network routing; bus structure; chip design; clock tree structure; critical dimensions; crosstalk noise; functional integration; inductance reduction techniques; on-chip inductive effects; process technology; signal delay; signal integrity; timing predictability; Crosstalk; Delay effects; Disaster management; Inductance; Jacobian matrices; Routing; Semiconductor device noise; Signal design; Timing; Wire;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2002.807763
Filename :
1178849
Link To Document :
بازگشت