DocumentCode :
1145270
Title :
Instruction-based system-level power evaluation of system-on-a-chip peripheral cores
Author :
Givargis, Tony ; Vahid, Frank ; Henkel, Jörg
Author_Institution :
Dept. of Inf. & Comput. Sci., Univ. of California, Irvine, CA, USA
Volume :
10
Issue :
6
fYear :
2002
Firstpage :
856
Lastpage :
863
Abstract :
Various core-based power evaluation approaches for microprocessors, caches, memories and buses have been proposed in the past. We propose a new power evaluation technique that is targeted toward peripheral cores. Our approach is the first to combine for peripherals both gate-level-obtained power data with a system-level simulation model written in an object-oriented language. Our approach decomposes peripheral functionality into so-called instructions. The approach can be applied with three increasingly fast methods: system simulation, trace simulation or trace analysis. We show that our models are sufficiently accurate in order to make power-related system-level design decisions but at a computation time that is orders of magnitude faster than a gate-level simulation.
Keywords :
VLSI; circuit analysis computing; integrated circuit design; low-power electronics; object-oriented methods; system-on-chip; SoC peripheral cores; VLSI low-power design; gate-level-obtained power data; instruction-based system-level power evaluation; object-oriented language; peripheral functionality decomposition; power estimation; power-related system-level design decisions; system-level simulation model; system-on-a-chip design; trace analysis; trace simulation; Analytical models; Application software; Computational modeling; Computer science; Energy consumption; Microprocessors; National electric code; Object oriented modeling; Power system modeling; System-on-a-chip;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2002.808443
Filename :
1178855
Link To Document :
بازگشت