Title :
Partitioned Matrix Algorithms for VLSI Arithmetic Systems
Author :
Hwang, Kai ; Cheng, Yeng-heng
Author_Institution :
School of Electrical Engineering, Purdue University
Abstract :
A new class of partitioned matrix algorithms is developed for possible VLSI implementation of large-scale matrix solvers. Fast matrix solvers are higherly demanded in signal/image processing and in many real-time and scientific applications. Only a few functional types of VLSI arithmetic chips are needed for submatrix computations after partitioning. This partitioned approach is not restricted by problem sizes and thus can be applied to solve arbitrarily large linear systems of equations in an iterative fashion. The following four matrix computations are shown systematically partitionable into submatrix operations, which are feasible for direct VLSI implementation.
Keywords :
Computer architecture; computer arithmetic; linear system of equations; matrix computations; numerical analysis; parallel processing; real-time applications; very large scale integration (VLSI); Application software; Digital arithmetic; Electronics packaging; Equations; Linear systems; Matrices; Matrix decomposition; Partitioning algorithms; Signal processing; Very large scale integration; Computer architecture; computer arithmetic; linear system of equations; matrix computations; numerical analysis; parallel processing; real-time applications; very large scale integration (VLSI);
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.1982.1675945