DocumentCode :
1147817
Title :
A Case Study for NoC-Based Homogeneous MPSoC Architectures
Author :
Tota, Sergio V. ; Casu, Mario R. ; Roch, Massimo Ruo ; Macchiarulo, Luca ; Zamboni, Maurizio
Author_Institution :
Dipt. di Elettron., Politec. di Torino, Torino
Volume :
17
Issue :
3
fYear :
2009
fDate :
3/1/2009 12:00:00 AM
Firstpage :
384
Lastpage :
388
Abstract :
The many-core design paradigm requires flexible and modular hardware and software components to provide the required scalability to next-generation on-chip multiprocessor architectures. A multidisciplinary approach is necessary to consider all the interactions between the different components of the design. In this paper, a complete design methodology that tackles at once the aspects of system level modeling, hardware architecture, and programming model has been successfully used for the implementation of a multiprocessor network-on-chip (NoC)-based system, the NoCRay graphic accelerator. The design, based on 16 processors, after prototyping with field-programmable gate array (FPGA), has been laid out in 90-nm technology. Post-layout results show very low power, area, as well as 500 MHz of clock frequency. Results show that an array of small and simple processors outperform a single high-end general purpose processor.
Keywords :
field programmable gate arrays; multiprocessing systems; network-on-chip; FPGA; field-programmable gate array; graphic accelerator; hardware architecture; multiprocessor systems-on-chip; network-on-chip; programming model; system level modeling; Multiprocessor systems-on-chip (MP-SoC); network-on-chip (NoC);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2011239
Filename :
4776412
Link To Document :
بازگشت