DocumentCode :
1148439
Title :
A Zero-IF 60 GHz 65 nm CMOS Transceiver With Direct BPSK Modulation Demonstrating up to 6 Gb/s Data Rates Over a 2 m Wireless Link
Author :
Tomkins, Alexander ; Aroca, Ricardo Andres ; Yamamoto, Takuji ; Nicolson, Sean T. ; Doi, Yoshiyasu ; Voinigescu, Sorin P.
Author_Institution :
Edward S. Rogers Sr. Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON, Canada
Volume :
44
Issue :
8
fYear :
2009
Firstpage :
2085
Lastpage :
2099
Abstract :
This paper presents a directly modulated, 60 GHz zero-IF transceiver architecture suitable for single-carrier, low-power, multi-gigabit wireless links in nanoscale CMOS technologies. This mm-wave front end architecture requires no upconversion of the baseband signals in the transmitter and no analog-to-digital conversion in the receiver, thus minimizing system complexity and power consumption. All circuit blocks are realized using sub-1.0 V topologies, that feature only a single high-frequency transistor between the supply and ground, and which are scalable to future 45 nm, 32 nm, and 22 nm CMOS nodes. The transceiver is fabricated in a 65 nm CMOS process with a digital back-end. It includes a receiver with 14.7 dB gain and 5.6 dB noise figure, a 60 GHz LO distribution tree, a 69 GHz static frequency divider, and a direct BPSK modulator operating over the 55-65 GHz band at data rates exceeding 6 Gb/s. With both the transmitter and the receiver turned on, the chip consumes 374 mW from 1.2 V which reduces to 232 mW for a 1.0 V supply. It occupies 1.28 times 0.81 mm2. The transceiver and its building blocks were characterized over temperature up to 85<sup>deg</sup> C and for power supplies down to 1 V. A manufacturability study of 60 GHz radio circuits is presented with measurements of transistors, the low-noise amplifier, and the receiver on slow, typical, and fast process splits. The transceiver architecture and performance were validated in a 1-6 Gb/s 2-meter wireless transmit-receive link over the 55-64 GHz range.
Keywords :
CMOS integrated circuits; phase shift keying; radio links; transceivers; CMOS transceiver; analog-to-digital conversion; circuit blocks; complementary metal-oxide-semiconductor integrated circuits; direct BPSK modulation; direct BPSK modulator; frequency 55 GHz to 65 GHz; frequency 60 GHz; frequency 69 GHz; gain 14.7 dB; high frequency transistor; low noise amplifier; millimeter wave front end architecture; noise figure 5.6 dB; power 232 mW; power 374 mW; radio circuits; size 2 m; size 65 nm; static frequency divider; system complexity; voltage 1 V; voltage 1.2 V; wireless transmit-receive link; zero-IF transceiver architecture; Analog-digital conversion; Baseband; Binary phase shift keying; CMOS process; CMOS technology; Circuit topology; Energy consumption; Gain; Radio transmitters; Transceivers; 60 GHz; Millimeter-wave; nanoscale CMOS; process variation; wireless transceiver;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2022918
Filename :
5173752
Link To Document :
بازگشت