DocumentCode :
1148475
Title :
The Design of Error Checkers for Self-Checking Residue Number Arithmetic
Author :
Jenkins, W. Kenneth
Author_Institution :
Department of Electrical Engineering and the Coordinated Science Laboratory, University of Illinois
Issue :
4
fYear :
1983
fDate :
4/1/1983 12:00:00 AM
Firstpage :
388
Lastpage :
396
Abstract :
During the last few years residue number (RNS) arithmetic has gained increasing importance for providing high speed fault tolerant performance in dedicated digital signal processors. One factor that has limited the use of redundant RNS theory in practice is the hardware complexity of the error checker. This paper presents a mathematical analysis of the error correction algorithm which suggests a new design with considerably reduced hardware complexity. A hardward architecture for a high speed pipelined error checker is proposed.
Keywords :
Digital processors; fault tolerance; modular arithmetic; residue arithmetic; self-checking arithmetic; special purpose hardware; Digital arithmetic; Digital filters; Digital signal processors; Error correction; Error correction codes; Fault tolerance; Hardware; Mathematical analysis; Redundancy; Signal processing; Digital processors; fault tolerance; modular arithmetic; residue arithmetic; self-checking arithmetic; special purpose hardware;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1983.1676240
Filename :
1676240
Link To Document :
بازگشت