DocumentCode :
1148505
Title :
Fully Digit On-Line Networks
Author :
Irwin, Mary Jane ; Owens, Robert Michael
Author_Institution :
Department of Computer Science, Pennsylvania State University
Issue :
4
fYear :
1983
fDate :
4/1/1983 12:00:00 AM
Firstpage :
402
Lastpage :
406
Abstract :
Research in computer architecture in the last decade has been driven largely by the motivation to overcome the "von Neumann" bottleneck. This paper describes the design and use of one such architecture—fully digit on-line networks. First, digit on-line algorithms and processing are defined. The key advantage to digit on-line processing is that it allows a digit serial, most significant digit first, type of data flow. Processing of the most significant operand digits starts immediately and generation of the most significant result digits soon follows. The minimum set of primitive logic operations required to implement a digit on-line processing component in VLSI are outlined. Then, digit on-line networks consisting of many of these digit on-line components are examined. Finally, two different network configurations are discussed and compared.
Keywords :
Digit on-line algorithms; digit on-line architectures; linear recurrences; pipelining; redundant digit sets; systolic arrays; Added delay; Computer science; Encoding; Equations; Hardware; Inspection; Logic design; Digit on-line algorithms; digit on-line architectures; linear recurrences; pipelining; redundant digit sets; systolic arrays;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1983.1676243
Filename :
1676243
Link To Document :
بازگشت