DocumentCode :
1148518
Title :
A 5-Gb/s/pin Transceiver for DDR Memory Interface With a Crosstalk Suppression Scheme
Author :
Oh, Kwang-Il ; Kim, Lee-Sup ; Park, Kwang-Il ; Jun, Young-Hyun ; Choi, Joo Sun ; Kim, Kinam
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol. (KAIST), Daejeon, South Korea
Volume :
44
Issue :
8
fYear :
2009
Firstpage :
2222
Lastpage :
2232
Abstract :
A 5-Gb/s/pin transceiver for DDR memory interface is proposed with a crosstalk suppression scheme. The proposed transceiver implements a staggered memory bus topology and a glitch canceller to suppress crosstalk-induced distortions in a memory channel. The transceiver is implemented using 0.18 mum CMOS process and operates at 5 Gb/s. The results demonstrate widened eye diagram and lower bit error rate. The eye width and height of the proposed scheme increases 28.3% and 11.1% compared to the conventional memory transceiver, respectively. The peak-to-peak jitter of output data is 52.82 ps.
Keywords :
CMOS memory circuits; DRAM chips; crosstalk; distortion; jitter; system buses; transceivers; CMOS process; DDR memory interface; bit error rate; crosstalk-induced distortions; glitch canceller; jitter; memory channel; staggered memory bus topology; transceiver; widened eye diagram; Couplings; Crosstalk; Graphics; Impedance; Interference; Jitter; Random access memory; Timing; Topology; Transceivers; CMOS; DDR; crosstalk; glitch; memory interface; signal integrity; staggered bus; transceiver;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2022303
Filename :
5173761
Link To Document :
بازگشت