DocumentCode :
1149195
Title :
A dynamic clock synchronization technique for large systems
Author :
Brueske, D.E. ; Embabi, S.H.K.
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Volume :
17
Issue :
3
fYear :
1994
fDate :
8/1/1994 12:00:00 AM
Firstpage :
350
Lastpage :
361
Abstract :
This paper reports on a circuit technique which can be used to reduce the clock skew in ULSI and WSI systems. It is suitable for large systems which are divided into isochronic modules with locally optimized clock distribution. The inter-module clock distribution uses tunable delay elements to compensate for the differences in the phase delay of the individual modules. The delay elements introduce a phase shift to the clock signals going to each region to align the clock edges at the leaves of the local clock trees. This technique is dynamic in the sense that it guarantees clock synchronization in the presence of process or ambient variations. Whenever the clock skew exceeds a specific limit, the clock synchronization systems is activated to restrain the skew. The advantage of this technique over using phase locked loop circuits is that it saves power consumption and area. In addition, its lock-in time is much shorter. Experiments have shown that using the tunable delay element approach is capable of reducing the skew to less than 100 ps. A stability criterion was developed. The effect of substrate and power supply noise on the synchronization scheme was also investigated
Keywords :
VLSI; delay circuits; digital integrated circuits; error compensation; feedback; multichip modules; random noise; stability criteria; synchronisation; ULSI systems; WSI systems; clock signals; clock skew reduction; dynamic clock synchronization; inter-module clock distribution; isochronic modules; large systems; locally optimized clock distribution; phase delay; power supply noise; stability criterion; substrate noise; tunable delay elements; Circuit stability; Clocks; Delay; Energy consumption; Phase locked loops; Power supplies; Stability criteria; Synchronization; Tunable circuits and devices; Ultra large scale integration;
fLanguage :
English
Journal_Title :
Components, Packaging, and Manufacturing Technology, Part B: Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1070-9894
Type :
jour
DOI :
10.1109/96.311784
Filename :
311784
Link To Document :
بازگشت