DocumentCode :
1149864
Title :
Memory Interference Models with Variable Connection Time
Author :
Mudge, T.N. ; Al-sadoun, Humoud B.
Author_Institution :
Computing Research Laboratory, Department of Electrical En´´gineering and Computer Science, University of Michigan
Issue :
11
fYear :
1984
Firstpage :
1033
Lastpage :
1038
Abstract :
This correspondence develops two discrete memory interference models. These models, the equivalent rate model and the Markov chain model, provide for variable connection times between processors and memories if these times can be characterized by a discrete random variable X. The equivalent rate model, which is the simpler, requires only the first moment of X, while the Markov chain model requires the first and second moments. The models yield estimates of the bandwidth BW, the probability of acceptance Pa, and processor utilization Up. Both models give good estimates of BW when the coefficient of variation Cv of X is small. When Cv reaches 2.0 the Markov chain model still shows an error of less than 4 percent while the equivalent rate model exhibits a 50 percent error that, unlike the Markov chain model, continues to increase with increase in Cv. Finally, it is shown that BW drops significantly with increase in Cv. suggesting that processor-memory transfers should use a fixed block size if memory conflict is to be minimized.
Keywords :
Markov chains; memory bandwidth; memory interference; multiprocessors; performance evaluation; Bandwidth; Clocks; Decoding; Erbium; Interference; Multiprocessing systems; Multiprocessor interconnection networks; Random variables; Synchronization; Yield estimation; Markov chains; memory bandwidth; memory interference; multiprocessors; performance evaluation;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1984.1676378
Filename :
1676378
Link To Document :
بازگشت