DocumentCode :
1150601
Title :
Pipeline and Parallel-Pipeline FFT Processors for VLSI Implementations
Author :
Wold, Erling H. ; Despain, Alvin M.
Author_Institution :
Computer Sciences Division, University of California
Issue :
5
fYear :
1984
fDate :
5/1/1984 12:00:00 AM
Firstpage :
414
Lastpage :
426
Abstract :
In some signal processing applications, it is desirable to build very high performance fast Fourier transform (FFT) processors. To meet the performance requirements, these processors are typically highly pipelined. Until the advent of VLSI, it was not possible to build a single chip which could be used to construct pipeline FFT processors of a reasonable size. However, VLSI implementations have constraints which differ from those of discrete implementations, requiring another look at some of the typical FFT´algorithms in the light of these constraints.
Keywords :
CORDIC; fast Fourier transform; integrated circuits; parallel processors; pipeline processors; signal processing; Bandwidth; Computer architecture; Discrete Fourier transforms; Fast Fourier transforms; Hardware; Modular construction; Pipelines; Signal processing; Signal processing algorithms; Very large scale integration; CORDIC; fast Fourier transform; integrated circuits; parallel processors; pipeline processors; signal processing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1984.1676458
Filename :
1676458
Link To Document :
بازگشت