DocumentCode :
1151289
Title :
An Optimal Instruction-Scheduling Model for a Class of Vector Processors
Author :
Arya, Siamak
Author_Institution :
Gould Research Center
Issue :
11
fYear :
1985
Firstpage :
981
Lastpage :
995
Abstract :
An integer programming model that portrays the architectural features of a class of vector and array processors has been developed. This model is used to produce optimal schedules for low-level-instruction codes of such processors. Optimal schedules are produced for both straight codes and instruction loops. Loop scheduling is separately considered because of special consideration that must be given to the effects of the instructions of consecutive loop iterations on each other that are hidden when static instruction scheduling approach is used. Using the model, a number of experiments have been conducted in optimal scheduling of Cray assembly codes.
Keywords :
Computer architecture; instruction loop; integer programming; scheduling; vector processing; Assembly; Computer aided instruction; Computer architecture; High level languages; Linear programming; Optimal control; Optimal scheduling; Processor scheduling; Registers; Vector processors; Computer architecture; instruction loop; integer programming; scheduling; vector processing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1985.1676531
Filename :
1676531
Link To Document :
بازگشت