DocumentCode :
1151738
Title :
A VLSI Design of a Pipeline Reed-Solomon Decoder
Author :
Shao, Howard M. ; Truong, T.K. ; Deutsch, Leslie J. ; Yuen, Joseph H. ; Reed, Irving S.
Author_Institution :
Communication System Research Section, Jet Propulsion Laboratory, California Institute of Technology
Issue :
5
fYear :
1985
fDate :
5/1/1985 12:00:00 AM
Firstpage :
393
Lastpage :
403
Abstract :
A pipeline structure of a transform decoder similar to a systolic array is developed to decode Reed-Solomon (RS) codes. An important ingredient of this design is a modified Euclidean algorithm for computing the error-locator polynomial. The computation of inverse field elements is completely avoided in this modification of Euclid´s algorithm. The new decoder is regular and simple, and naturally suitable for VLSI implementation. An example illustrating both the pipeline and systolic array aspects of this decoder structure is given for a (15,9) RS code.
Keywords :
Pipeline; Reed-Solomon decoder; VLSI; systolic array; Algorithm design and analysis; Code standards; Concatenated codes; Convolutional codes; Decoding; Pipelines; Polynomials; Reed-Solomon codes; Systolic arrays; Very large scale integration; Pipeline; Reed-Solomon decoder; VLSI; systolic array;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1985.1676579
Filename :
1676579
Link To Document :
بازگشت