DocumentCode :
1152384
Title :
Compact Performance Models and Comparisons for Gigascale On-Chip Global Interconnect Technologies
Author :
Koo, Kyung-Hoae ; Kapur, Pawan ; Saraswat, Krishna C.
Author_Institution :
Electr. Eng. Dept., Stanford Univ., Stanford, CA, USA
Volume :
56
Issue :
9
fYear :
2009
Firstpage :
1787
Lastpage :
1798
Abstract :
The on-chip global interconnect with conventional Cu/low-k and delay-optimized repeater scheme faces great challenges in the nanometer regime owing to its severe performance degradation. This paper describes the analytical models and performance comparisons of novel interconnect technologies and circuit architectures to cope with the interconnect performance bottlenecks. Carbon nanotubes (CNTs) and optics-based interconnects exhibit promising physical properties for replacing the current Cu/low-k-based global interconnects. We quantify the performance of these novel interconnects and compare them with Cu/low-k wires for future high-performance integrated circuits. The foregoing trends are studied with technology node and bandwidth density in terms of latency and power dissipation. Optical wires have the lowest latency and power consumption, whereas a CNT bundle has a lower latency than Cu. The new circuit scheme, i.e., "capacitively driven low-swing interconnect (CDLSI)," has the potential to effect a significant energy saving and latency reduction. We present an accurate analytical optimization model for the CDLSI wire scheme. In addition, we quantify and compare the delay and energy expenditure for not only the different interconnect circuit schemes but also the various future technologies, such as Cu, CNT, and optics. We find that the CDLSI circuit scheme outperforms the conventional interconnects in latency and energy per bit for a lower bandwidth requirement, whereas these advantages degrade for higher bandwidth requirements. Finally, we explore the impact of the CNT bundle and the CDLSI on a via blockage factor. The CNT shows a significant reduction in via blockage, whereas the CDLSI does not help to alleviate it, although the CDLSI results in a reduced number of repeaters due to the differential signaling scheme.
Keywords :
carbon nanotubes; copper; optical interconnections; optimisation; power consumption; repeaters; wires (electric); C; CNT bundle; Cu; analytical optimization model; bandwidth density; blockage factor; capacitively driven low-swing interconnect; carbon nanotubes; circuit architectures; compact performance models; copper-low-k wires; delay-optimized repeater scheme; gigascale on-chip global interconnect technology; high-performance integrated circuit applications; latency; optical wires; optics-based interconnects; power consumption; power dissipation; signaling scheme; technology node; Analytical models; Bandwidth; Carbon nanotubes; Degradation; Delay; Integrated circuit interconnections; Integrated circuit technology; Optical interconnections; Repeaters; Wires; Bandwidth; Cu; carbon nanotubes (CNTs); compact model; energy; global interconnects; interconnects; kinetic inductance; latency; low-swing interconnects; mean free path; optical interconnects; power; quantum capacitance;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2009.2026196
Filename :
5175373
Link To Document :
بازگشت