DocumentCode :
1153221
Title :
High-Performance Double-Channel Poly-Silicon Thin-Film Transistor With Raised Drain and Reduced Drain Electric Field Structures
Author :
Chien, Feng-Tso ; Liao, Chien-Nan ; Fang, Chin-Mu ; Tsai, Yao-Tsung
Author_Institution :
Dept. of Electron. Eng., Feng Chia Univ., Taichung
Volume :
56
Issue :
3
fYear :
2009
fDate :
3/1/2009 12:00:00 AM
Firstpage :
441
Lastpage :
447
Abstract :
In this paper, a high-performance single-gate double-channel polycrystalline-silicon thin-film transistor (DCTFT) is proposed and experimentally demonstrated for the first time. Two thin channels, accompanied with a raised source/drain (S/D) area, an offset structure, a drain field plate, and a field-induced drain region, are used in this device, allowing a lower S/D resistance and a better device performance. Our experimental results show that the on-current of the DCTFT is higher than that of the conventional structure, and the leakage current is greatly reduced simultaneously. In addition, the device stability, such as threshold voltage shift and drain on-current degradation under a high gate bias, is also improved by the design of two channels and the reduced drain electric field structures. The lower drain electric field of the DCTFT is also beneficial to scaling down the device for a better performance.
Keywords :
thin film transistors; raised drain electric field structures; reduced drain electric field structures; single-gate double-channel polycrystalline-silicon thin-film transistor; Active matrix liquid crystal displays; Degradation; Driver circuits; Leakage current; Stability; Switches; Switching circuits; Thin film circuits; Thin film transistors; Threshold voltage; Double-channel poly-Si thin-film transistor (DCTFT); raised source/drain (RSD);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2008.2011844
Filename :
4781547
Link To Document :
بازگشت