DocumentCode :
1153623
Title :
Test Schedules for VLSI Circuits Having Built-In Test Hardware
Author :
Abadir, M.S. ; Breuer, M.A.
Author_Institution :
Department of Electrical Engineering, University of Southern Califomia
Issue :
4
fYear :
1986
fDate :
4/1/1986 12:00:00 AM
Firstpage :
361
Lastpage :
367
Abstract :
In this correspondence, the concept of a test schema which describes how a test methodology is to execute is introduced. We also introduce the powerful concept of an I path which is used to transfer data unchanged from one place in a circuit to another. The process of embedding a test schema into an actual circuit is described. This produces a test plan for the circuit which specifies the sequence of actions that need to be carried out to execute the test. A theory of test plan execution overlap is presented, and is used as the basis for constructing test schedules with optimal execution times.
Keywords :
Design for testability; pipelining; test plans; test schedules; testable design methodology; testing; Automatic testing; Built-in self-test; Circuit testing; Design methodology; Hardware; Kernel; Life testing; Pipeline processing; Time division multiplexing; Very large scale integration; Design for testability; pipelining; test plans; test schedules; testable design methodology; testing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1986.1676771
Filename :
1676771
Link To Document :
بازگشت