DocumentCode :
1154227
Title :
Designing High-Speed Adders in Power-Constrained Environments
Author :
Frustaci, Fabio ; Lanuzza, Marco ; Zicari, Paolo ; Perri, Stefania ; Corsonello, Pasquale
Author_Institution :
Dept. of Electron., Comput. Sci. & Syst., Univ. of Calabria, Rende
Volume :
56
Issue :
2
fYear :
2009
Firstpage :
172
Lastpage :
176
Abstract :
Data-driven dynamic logic (D3L) is very efficient when low-power constraints are mandatory. Unfortunately, this advantage is typically obtained at the expense of speed performances. This paper presents a novel technique to realize D3L parallel prefix tree adders without significantly compromising speed performance. When applied to a 64-bit Kogge-Stone adder realized with 90-nm complementary metal-oxide-semiconductor (CMOS) technology, the proposed technique leads to an energy-delay product that is 29% and 21% lower than its standard domino logic and conventional D3L counterparts, respectively. It also shows a worst case delay that is 10% lower than that of the D3L approach and only 5% higher than that of the conventional domino logic.
Keywords :
CMOS logic circuits; adders; logic design; low-power electronics; CMOS technology; Kogge-Stone adders; complementary metal-oxide-semiconductor; data-driven dynamic logic; energy-delay product; high-speed adders; low-power constraints; parallel prefix tree adders; power-constrained environment; size 90 nm; word length 64 bit; Clock-precharged dynamic logic; data-driven dynamic logic (D3L); data-precharged dynamic logic; parallel prefix adder;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2008.2010187
Filename :
4781789
Link To Document :
بازگشت