DocumentCode :
1155367
Title :
Improved Phase-Locked Loop Performance with Adaptive Phase Comparators
Author :
Eijselendoorn, J. ; den Dulk, Richard C.
Author_Institution :
Philips Data Systems
Issue :
3
fYear :
1982
fDate :
5/1/1982 12:00:00 AM
Firstpage :
323
Lastpage :
332
Abstract :
A major problem in phase-locked loop (PLL) design is to meet the requirements of both fast signal acquisition and good synchronous mode performance. This relation is reviewed for different types of phase comparators. As a result a new phase-and-frequency comparator is proposed. This comparator is based on an up-down counter principle and can be considered as an adaptive acquisition control circuit. The analysis of a PLL with the proposed phase comparator is based on an exact calculation method for the pull-in time. It is shown that fast signal acquisition is possible without affecting the filtering properties of the loop. Experimental results are given of the acquisition behavior of a second-order type-2 loop which show a good correspondence with the theoretical analysis.
Keywords :
Counting circuits; Data systems; Feedforward systems; Filtering; Filters; Frequency; Phase locked loops; Signal design; Transfer functions; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Aerospace and Electronic Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9251
Type :
jour
DOI :
10.1109/TAES.1982.313324
Filename :
4107493
Link To Document :
بازگشت