DocumentCode
1155501
Title
Effective Memory Bandwidth and Processor Blocking Probability in Multiple-Bus Systems
Author
Liu, Yu-cheng ; Jou, Chi-jiunn
Author_Institution
Department of Electrical Engineering, The University of Texas
Issue
6
fYear
1987
fDate
6/1/1987 12:00:00 AM
Firstpage
761
Lastpage
764
Abstract
This correspondence presents two expressions in calculating effective memory bandwidth for a wide range of multiple-bus configurations. Also presented is an analytical solution for determining each processor´s blocking probability in a multiple-bus system where different priorities are assigned to the processors.
Keywords
Crossbar; effective memory bandwidth; multiple-bus; partially connected multiple-bus; processor blocking probability; Bandwidth; Costs; Degradation; Equations; Multiprocessing systems; Performance analysis; Power system modeling; Probability; System buses; System performance; Crossbar; effective memory bandwidth; multiple-bus; partially connected multiple-bus; processor blocking probability;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/TC.1987.1676968
Filename
1676968
Link To Document