• DocumentCode
    11567
  • Title

    Stochastic Testing Method for Transistor-Level Uncertainty Quantification Based on Generalized Polynomial Chaos

  • Author

    Zheng Zhang ; El-Moselhy, Tarek A. ; Elfadel, Ibrahim M. ; Daniel, Luca

  • Author_Institution
    Dept. of Electr. Eng. & Comput. Sci., Massachusetts Inst. of Technol., Cambridge, MA, USA
  • Volume
    32
  • Issue
    10
  • fYear
    2013
  • fDate
    Oct. 2013
  • Firstpage
    1533
  • Lastpage
    1545
  • Abstract
    Uncertainties have become a major concern in integrated circuit design. In order to avoid the huge number of repeated simulations in conventional Monte Carlo flows, this paper presents an intrusive spectral simulator for statistical circuit analysis. Our simulator employs the recently developed generalized polynomial chaos expansion to perform uncertainty quantification of nonlinear transistor circuits with both Gaussian and non-Gaussian random parameters. We modify the nonintrusive stochastic collocation (SC) method and develop an intrusive variant called stochastic testing (ST) method. Compared with the popular intrusive stochastic Galerkin (SG) method, the coupled deterministic equations resulting from our proposed ST method can be solved in a decoupled manner at each time point. At the same time, ST requires fewer samples and allows more flexible time step size controls than directly using a nonintrusive SC solver. These two properties make ST more efficient than SG and than existing SC methods, and more suitable for time-domain circuit simulation. Simulation results of several digital, analog and RF circuits are reported. Since our algorithm is based on generic mathematical models, the proposed ST algorithm can be applied to many other engineering problems.
  • Keywords
    Galerkin method; Monte Carlo methods; analogue integrated circuits; chaos; circuit simulation; integrated circuit design; integrated circuit testing; radiofrequency integrated circuits; time-domain analysis; transistor circuits; Monte Carlo flows; RF circuit; SG method; analog circuit; coupled deterministic equations; digital circuit; flexible time step size control; generalized polynomial chaos; generic mathematical models; integrated circuit design; intrusive spectral simulator; intrusive stochastic Galerkin method; nonGaussian random parameters; nonintrusive stochastic collocation; nonlinear transistor circuits; statistical circuit analysis; stochastic testing; time-domain circuit simulation; transistor-level uncertainty quantification; Integrated circuit modeling; Mathematical model; Polynomials; Stochastic processes; Testing; Uncertainty; Generalized polynomial chaos; stochastic circuit simulation; stochastic testing method; uncertainty quantification; variation analysis;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2013.2263039
  • Filename
    6600994