Title :
A single-chip MPEG-2 codec based on customizable media embedded processor
Author :
Ishiwata, Shunichi ; Yamakage, Tomoo ; Tsuboi, Yoshiro ; Shimazawa, Takayoshi ; Kitazawa, Tomoko ; Michinaka, Shuji ; Yahagi, Kunihiko ; Takeda, Hideki ; Oue, Akihiro ; Kodama, Tomoya ; Matsumoto, Nobu ; Kamei, Takayuki ; Saito, Mitsuo ; Miyamori, Takashi
Author_Institution :
SoC R&D Center, Toshiba Corp., Kawasaki, Japan
fDate :
3/1/2003 12:00:00 AM
Abstract :
A single-chip MPEG-2 MP@ML codec, integrating 3.8M gates on a 72-mm2 die, is described. The codec employs a heterogeneous multiprocessor architecture in which six microprocessors with the same instruction set but different customization execute specific tasks such as video and audio concurrently. The microprocessor, developed for digital media processing, provides various extensions such as a very-long-instruction-word coprocessor, digital signal processor instructions, and hardware engines. Making full use of the extensions and optimizing the architecture of each microprocessor based upon the nature of specific tasks, the chip can execute not only MPEG-2 MP@ML video/audio/system encoding and decoding concurrently, but also MPEG-2 MP@HL decoding in real time.
Keywords :
audio coding; codecs; coprocessors; decoding; digital signal processing chips; instruction sets; motion compensation; multiprocessing systems; parallel architectures; video coding; MP@ML codec; audio coding; customizable media embedded processor; decoding; digital media processing; digital signal processor instructions; hardware engines; heterogeneous multiprocessor architecture; instruction set; motion compensation; real time; single-chip MPEG-2 codec; very-long-instruction-word coprocessor; video coding; Codecs; Coprocessors; Decoding; Digital signal processors; Encoding; Engines; Hardware; Microprocessors; Real time systems; VLIW;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2002.808291