DocumentCode :
1157923
Title :
A new 40-nm SONOS structure based on backside trapping for nanoscale memories
Author :
Ranica, Rossella ; Villaret, Alexandre ; Mazoyer, Pascale ; Monfray, Stephane ; Chanemougame, Daniel ; Masson, Pascal ; Regnier, Arnaud ; Dray, Cyrille N. ; Bez, Roberto ; Skotnicki, Thomas
Author_Institution :
STMicroelectronics, Crolles, France
Volume :
4
Issue :
5
fYear :
2005
Firstpage :
581
Lastpage :
587
Abstract :
Silicon-on-nothing (SON) devices have been analyzed for the first time in view of nanoscaled nonvolatile memories (NVM) applications. Two reliable steady states have been demonstrated using backside charge trapping in the nitride layer under the channel as a memory effect in a 40-nm gate-length pMOS silicon-oxide-nitride-oxide-silicon device realized with SON technology. Low voltages (∼3 V) are required for memory operations and a threshold voltage memory window superior to 0.5 V can be achieved. Charge loss mechanism is analyzed and very promising data retention behavior is demonstrated at 125°C. This architecture, with a storage node localized under the channel, is exactly the same device that can operate as a high-performance transistor at low voltages and as an NVM cell at higher voltage ranges. A total compatibility between logic and the embedded NVM process is thus insured. In view of high-density memories, the feasibility of 2-bit storage in a longer SON device is also demonstrated.
Keywords :
CMOS memory circuits; nanotechnology; random-access storage; silicon; 125 C; 2-bit memory storage; 40 nm; 40-nm SONOS structure; CMOS integrated memories; Si-SiO2-SiN-SiO2-Si; charge loss mechanism; charge trapping; high-density memories; high-performance transistor; memory effects; nanoscaled nonvolatile memories applications; nitride trapped layer; nonvolatile cell memory; pMOS silicon-oxide-nitride-oxide-silicon device; reliable steady states; silicon-on-nothing device technology; threshold voltage memory window; CMOS logic circuits; Helium; Logic arrays; Logic devices; Low voltage; Nanoscale devices; Nonvolatile memory; SONOS devices; Steady-state; Threshold voltage; CMOS integrated memories; Charge trapping; nitride traps; nonvolatile memories (NVMs); silicon–oxide–nitride–oxide–silicon (SONOS) memory;
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2005.851416
Filename :
1504717
Link To Document :
بازگشت