DocumentCode :
1158341
Title :
Desynchronization: Synthesis of Asynchronous Circuits From Synchronous Specifications
Author :
Cortadella, Jordi ; Kondratyev, Alex ; Lavagno, Luciano ; Sotiriou, Christos P.
Author_Institution :
Software Dept., Univ. Politecnica de Catalunya, Barcelona
Volume :
25
Issue :
10
fYear :
2006
Firstpage :
1904
Lastpage :
1921
Abstract :
Asynchronous implementation techniques, which measure logic delays at runtime and activate registers accordingly, are inherently more robust than their synchronous counterparts, which estimate worst case delays at design time and constrain the clock cycle accordingly. Desynchronization is a new paradigm to automate the design of asynchronous circuits from synchronous specifications, thus, permitting widespread adoption of asynchronicity without requiring special design skills or tools. In this paper, different protocols for desynchronization are first studied, and their correctness is formally proven using techniques originally developed for distributed deployment of synchronous language specifications. A taxonomy of existing protocols for asynchronous latch controllers, covering, in particular, the four-phase handshake protocols devised in the literature for micropipelines, is also provided. A new controller that exhibits provably maximal concurrency is then proposed, and the performance of desynchronized circuits is analyzed with respect to the original synchronous optimized implementation. Finally, this paper proves the feasibility and effectiveness of the proposed approach by showing its application to a set of real designs, including a complete implementation of the DLX microprocessor architecture
Keywords :
asynchronous circuits; integrated circuit design; logic design; microcontrollers; DLX microprocessor architecture; asynchronous circuit synthesis; asynchronous latch controllers; desynchronization; desynchronized circuits; handshake protocols; logic delays; micropipelines; synchronous language specifications; synchronous specifications; Asynchronous circuits; Circuit synthesis; Delay effects; Delay estimation; Logic design; Protocols; Registers; Robustness; Runtime; Time measurement; Asynchronous circuits; concurrent systems; desynchronization; electronic design automation; handshake protocols; synthesis;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2005.860958
Filename :
1677680
Link To Document :
بازگشت