• DocumentCode
    1159771
  • Title

    Completely Surface-Potential-Based Compact Model of the Fully Depleted SOI-MOSFET Including Short-Channel Effects

  • Author

    Sadachika, Norio ; Kitamaru, Daisuke ; Uetsuji, Yasuhito ; Navarro, Dondee ; Yusoff, Marmee Mohd ; Ezaki, Tatsuya ; Mattausch, Hans Jürgen ; Miura-Mattausch, Mitiko

  • Author_Institution
    Hiroshima Univ.
  • Volume
    53
  • Issue
    9
  • fYear
    2006
  • Firstpage
    2017
  • Lastpage
    2024
  • Abstract
    The reported circuit simulation model Hiroshima University semiconductor technology academic research center IGFET model silicon-on-insulator (HiSIM-SOI) for the fully depleted SOI-MOSFET is based on a complete surface-potential description. Not only the surface potential in the MOSFET channel, but also the potentials at both surfaces of the buried oxide are solved iteratively, which allows including of all relevant device features of the SOI-MOSFET explicitly and in a physically correct way. In particular, an additional parasitic electric field, induced by the surface-potential distribution at the buried oxide, has to be included for accurate modeling of the short-channel effects. The total iteration time for surface potential calculation with HiSIM-SOI is under most bias conditions only a factor 2.0 (up to a factor 3.0 for some bias conditions) longer than for the bulk-MOSFET HiSIM model, where just the channel surface potential is involved. It is verified that HiSIM-SOI reproduces measured current-voltage (I-V) and 1/f noise characteristics of a 250-nm fully depleted SOI technology in the complete operating range with an average error of 1% and 15%, respectively. Stable convergence of HiSIM-SOI in the circuit simulation is confirmed
  • Keywords
    MOSFET; circuit simulation; iterative methods; semiconductor device models; silicon-on-insulator; surface potential; 1/f noise characteristics; 250 nm; HiSIM-SOI; IGFET model; SOI-MOSFET; buried oxide; circuit simulation; compact model; current-voltage characteristic; iterative method; parasitic electric field; short-channel effects; surface potential; Capacitance; Circuit simulation; Current measurement; History; MOSFET circuits; Poisson equations; Semiconductor device noise; Silicon on insulator technology; Substrates; Thermal resistance; Inverter; iteration solution; short-channel effect (SCE); surface potentials;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2006.880366
  • Filename
    1677835