Title :
A wideband sigma-delta phase-locked-loop modulator for wireless applications
Author :
Fahim, Amr M. ; Elmasry, Mohamed I.
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Waterlooo, Waterloo, Ont., Canada
fDate :
2/1/2003 12:00:00 AM
Abstract :
A wideband phase-locked-loop (PLL) modulator for wireless applications is reported. This modulator is based on PLL fractional-N frequency synthesis techniques along with sigma-delta modulation to randomize fractional-N spurs. A modified sigma-delta function allows for suppression of sigma-delta noise at lower frequencies, and hence allows for wider loop bandwidth. Also, sigma-delta quantization noise is reduced by using fractional division ratios. Low-power and low-area algorithmic techniques are used in the modified sigma-delta modulator in order to make it a feasible option. It is shown that the resulting modulator meets the GSM specifications and has a total power consumption of 2 mW at 1-GHz operation.
Keywords :
CMOS integrated circuits; UHF integrated circuits; cellular radio; frequency synthesizers; integrated circuit noise; interference suppression; low-power electronics; mixed analogue-digital integrated circuits; modulators; phase locked loops; sigma-delta modulation; 1 GHz; 2 mW; CMOS technology; GSM specifications; PLL fractional-N frequency synthesis techniques; fractional division ratios; loop bandwidth; low-area algorithmic techniques; low-power techniques; modified sigma-delta function; phase-locked-loop modulator; quantization noise reduced; sigma-delta modulation; sigma-delta noise suppression; wideband sigma-delta PLL modulator; wireless applications; 1f noise; Bandwidth; Delta-sigma modulation; Frequency synthesizers; Noise reduction; Phase locked loops; Phase modulation; Quantization; Signal to noise ratio; Wideband;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
DOI :
10.1109/TCSII.2003.809709