DocumentCode :
1165416
Title :
Integration of High Aspect Ratio Tapered Silicon Via for Silicon Carrier Fabrication
Author :
Ranganathan, N. ; Ebin, Liao ; Linn, Linn ; Lee, W. S. Vincent ; Navas, O.K. ; Kripesh, V. ; Balasubramanian, N.
Author_Institution :
Agency for Sci., Technol. & Res., Inst. of Microelectron., Singapore
Volume :
32
Issue :
1
fYear :
2009
Firstpage :
62
Lastpage :
71
Abstract :
This paper provides a detailed overview of silicon carrier-based packaging for 3-D system in packaging application. In this work the various critical process modules that play a vital role in the integration and fabrication of silicon carrier with high aspect ratio tapered through-silicon interconnections have been explained and discussed with experimental data. A method of fabricating tapered deep silicon via in a three-step approach has been developed and characterized which controls via depth, sidewall profile, and surface roughness effectively. A low-temperature dielectric deposition process is also developed that has minimum residual stress and good dielectric coverage on the via sidewall. The above processes were then integrated with back-end processes like seed metallization, copper electroplating, chemical mechanical polishing, and wafer thinning to realize a fully integrated silicon carrier fabrication technology. The silicon carriers were finally assembled and tested for through silicon interconnection.
Keywords :
chemical mechanical polishing; copper; electroplating; elemental semiconductors; integrated circuit interconnections; integrated circuit metallisation; integrated circuit packaging; internal stresses; semiconductor device packaging; silicon; surface roughness; 3-D system; back-end processes; chemical mechanical polishing; copper electroplating; high aspect ratio tapered silicon via; integrated silicon carrier fabrication technology; low-temperature dielectric deposition; packaging application; residual stress; seed metallization; sidewall profile; silicon carrier fabrication; silicon carrier-based packaging; surface roughness; tapered through-silicon interconnections; wafer thinning; Chemical technology; Copper; Dielectrics; Fabrication; Metallization; Packaging; Residual stresses; Rough surfaces; Silicon; Surface roughness; SF6; Semiconductor device packaging; shape control; smoothing methods; wafer bonding; wafer-scale integration;
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/TADVP.2008.2003350
Filename :
4785315
Link To Document :
بازگشت