DocumentCode :
1166745
Title :
Nanowatt, Sub-nS OTAs, With Sub-10-mV Input Offset, Using Series-Parallel Current Mirrors
Author :
Arnaud, Alfredo ; Fiorelli, Rafaella ; Galup-Montoro, Carlos
Author_Institution :
Univ. de la Republica
Volume :
41
Issue :
9
fYear :
2006
Firstpage :
2009
Lastpage :
2018
Abstract :
In this paper, series-parallel (SP) current-division will be employed for the design of very low transconductance OTAs. From the theory and measurements, it will be shown that SP mirrors allow the division of currents with division factors of thousands, without reducing matching or noise performance. SP mirrors will be applied to the design of OTAs ranging from 33 pS to a few nS, with up to 1 V linear range, consuming in the order of 100nW, and with a reduced area. An integrated 3.3-s time-constant integrator will also be presented. Several design concerns will be studied: linearity, offset, noise, and leakages, as well as layout techniques. A final comparative analysis concludes that SP association of transistors allows the design of very efficient transconductors, for demanding applications in the field of implantable electronics, among others
Keywords :
current mirrors; integrating circuits; low-power electronics; operational amplifiers; 10 mV; 100 nW; 3.3 s; SP current-division; SP mirrors; series-parallel current mirrors; series-parallel current-division; time-constant integrator; transconductance OTA; Circuit noise; Circuit topology; Filters; Linearity; MOSFETs; Mirrors; Noise reduction; Transconductance; Transconductors; Voltage; Low offset transconductors; MOS analog design; MOS matching; series-parallel transistors;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2006.880606
Filename :
1683892
Link To Document :
بازگشت