DocumentCode :
1167619
Title :
Leakage Power Characteristics of Dynamic Circuits in Nanometer CMOS Technologies
Author :
Liu, Zhiyu ; Kursun, Volkan
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI
Volume :
53
Issue :
8
fYear :
2006
Firstpage :
692
Lastpage :
696
Abstract :
Temperature-dependent subthreshold and gate-oxide leakage power characteristics of domino logic circuits under the influence of process parameter variations are evaluated in this paper. Preferred input vectors and node voltage states that minimize the total leakage power consumption are identified at the lower and upper extremes of a typical die temperature spectrum. New low-leakage circuit design guidelines are presented based on the results. Significantly increased gate dielectric tunneling current, as described in this paper, dramatically changes the leakage power characteristics of dynamic circuits in deeply scaled nanometer CMOS technologies. Contrary to the previously published techniques, a charged dynamic-node voltage state with low inputs is preferred for reducing the total leakage power consumption in the most widely used types of single- and dual-threshold voltage domino gates, particularly at low die temperatures. Furthermore, leakage power savings provided by the dual-threshold voltage domino logic circuit techniques based on input gating are all together reduced due to the significance of gate dielectric tunneling in sub-45-nm CMOS technologies
Keywords :
CMOS integrated circuits; integrated circuit design; leakage currents; logic circuits; domino logic circuits; dual-threshold voltage; dynamic circuits; dynamic-node voltage state; gate dielectric tunneling current; gate-oxide leakage power; leakage power characteristics; low die temperatures; low-leakage circuit design; nanometer CMOS technologies; process parameter variations; subthreshold leakage; temperature-dependent subthreshold; CMOS technology; Circuit synthesis; Dielectrics; Dynamic voltage scaling; Energy consumption; Guidelines; Logic circuits; Low voltage; Temperature; Tunneling; Domino logic; dual-; dynamic circuits; gate-oxide leakage; subthreshold leakage;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2006.876463
Filename :
1683982
Link To Document :
بازگشت