DocumentCode :
1169942
Title :
A highly regular and scalable AES hardware architecture
Author :
Mangard, Stefan ; Aigner, Manfred ; Dominikus, Sandra
Author_Institution :
Inst. for Appl. Inf. Process. & Commun., Graz Univ. of Technol., Austria
Volume :
52
Issue :
4
fYear :
2003
fDate :
4/1/2003 12:00:00 AM
Firstpage :
483
Lastpage :
491
Abstract :
This article presents a highly regular and scalable AES hardware architecture, suited for full-custom as well as for semicustom design flows. Contrary to other publications, a complete architecture (even including CBC mode) that is scalable in terms of throughput and in terms of the used key size is described. Similarities of encryption and decryption are utilized to provide a high level of performance using only a relatively small area (10,799 gate equivalents for the standard configuration). This performance is reached by balancing the combinational paths of the design. No other published AES hardware architecture provides similar balancing or a comparable regularity. Implementations of the fastest configuration of the architecture provide a throughput of 241 Mbits/sec on a 0.6 μm CMOS process using standard cells.
Keywords :
CMOS integrated circuits; VLSI; cryptography; CMOS process; advanced encryption standard hardware architecture; combinational paths; decryption; encryption; semicustom design flows; CMOS process; Cryptography; Energy consumption; Hardware; Registers; Scalability; Smart cards; Throughput; Very large scale integration; Web server;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2003.1190589
Filename :
1190589
Link To Document :
بازگشت