DocumentCode :
1172055
Title :
Current-limited switch-level timing simulator for MOS logic networks
Author :
Ruan, Genhong ; Vlach, Jiri ; Barby, James A.
Author_Institution :
Fac. of Eng., Waterloo Univ., Ont., Canada
Volume :
7
Issue :
6
fYear :
1988
fDate :
6/1/1988 12:00:00 AM
Firstpage :
659
Lastpage :
667
Abstract :
An algorithm for switch-level timing simulation of MOS logic networks is proposed. The event-driven simulator, WATSWITCH, partitions the circuit into subblocks which are solved by replacing each transistor by a special current-limited switch. Because of the choice of the switch model, time-domain responses are obtained without model evaluations during the simulation, without table lookup, and without time-domain integration. This is achieved by allowing only capacitors and piecewise-constant current sources to be the elements of the simulator. Because resistors are not allowed, the time responses are known to be piecewise-linear segments. As a consequence, neither numerical integration nor transistor model evaluation is needed during the simulation
Keywords :
field effect integrated circuits; integrated logic circuits; piecewise-linear techniques; MOS logic networks; WATSWITCH; current-limited switch; event-driven simulator; numerical integration; piecewise-constant current sources; piecewise-linear segments; subblocks; switch-level timing simulation; time-domain responses; Capacitors; Circuit simulation; Discrete event simulation; Logic; Partitioning algorithms; Switches; Switching circuits; Table lookup; Time domain analysis; Timing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.3205
Filename :
3205
Link To Document :
بازگشت