DocumentCode :
1173528
Title :
Min-Sum Decoder Architectures With Reduced Word Length for LDPC Codes
Author :
Oh, Daesun ; Parhi, Keshab K.
Author_Institution :
Samsung Electron., Suwon, South Korea
Volume :
57
Issue :
1
fYear :
2010
Firstpage :
105
Lastpage :
115
Abstract :
In this paper, we propose an improvement of the normalized min-sum (MS) decoding algorithm and novel MS decoder architectures with reduced word length using nonuniform quantization schemes for low-density parity-check (LDPC) codes. The proposed normalized MS algorithm introduces a more exact adjustment with two optimized correction factors for check-node-updating computations, while the conventional normalized MS algorithm applies only one correction factor. The proposed algorithm provides a significant performance gain without any additional computation or hardware complexity. The finite word-length analysis in implementing an LDPC decoder is a very important factor since it directly impacts the size of memory to store the intrinsic and extrinsic messages and the overall hardware area in the partially parallel LDPC decoder. The proposed nonuniform quantization scheme can reduce the finite word length while achieving similar performances compared to a conventional quantization scheme. From simulation results, it is shown that the proposed 4-bit nonuniform quantization scheme achieves an acceptable decoding performance, unlike the conventional 4-bit uniform quantization scheme. Finally, the proposed MS decoder architectures by the nonuniform quantization scheme provide significant reductions of 20% and up to 8% for the memory area and combinational logic area, respectively, compared to the conventional 5-bit ones.
Keywords :
decoding; parity check codes; LDPC codes; check-node-updating computations; correction factors; decoding algorithm; finite word-length analysis; low-density parity-check codes; min-sum decoder architectures; nonuniform quantization scheme; reduced word length; Correction factors; LDPC decoder; finite word length; low-density parity-check (LDPC) codes; nonuniform quantization; normalized min-sum (MS) algorithm; offset MS algorithm;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2009.2016171
Filename :
4787066
Link To Document :
بازگشت