Title :
Adaptive-Bandwidth Phase-Locked Loop With Continuous Background Frequency Calibration
Author_Institution :
Stanford Univ., Stanford, CA
fDate :
3/1/2009 12:00:00 AM
Abstract :
This brief presents an adaptive-bandwidth (BW) phase-locked loop (PLL) that retains the optimal jitter performance over a wide frequency range via continuous background frequency calibration. The effective center frequency of the voltage-controlled oscillator (VCO) is calibrated by adjusting the feedforward division factor while a dual-PLL architecture hides the switching transients. As a result, the core ring oscillator only needs to operate over a narrow frequency range of 2 : 1 that is optimal for the jitter, supply sensitivity, and charge pump current mismatch over process, voltage, and temperature (PVT) conditions. The prototype PLL was fabricated in a 0.13-mum CMOS process, consumed 36 mW of power, and occupied 1.1 x 0.46 mm2 of area. The measured root-mean-square (RMS) tracking jitter was less than 0.2% of the reference clock period for the wide range of output frequency (2 MHz-1 GHz) and multiplication factor (20-9), which supports that the PLL BW scales adaptively with the reference frequency. Compared to a PLL without frequency calibration, the proposed PLL demonstrated the jitter reduction up to 80%.
Keywords :
CMOS integrated circuits; calibration; feedforward; jitter; mean square error methods; phase locked loops; voltage-controlled oscillators; CMOS process; adaptive-bandwidth phase-locked loop; continuous background frequency calibration; feedforward division factor; optimal jitter; root-mean-square tracking jitter; voltage-controlled oscillator; Adaptive bandwidth (BW); CMOS; automatic frequency calibration (AFC); phase-locked loop (PLL);
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2008.2011601