Title :
Phase noise contribution of the phase/frequency detector in a digital PLL frequency synthesiser
Author :
Thompson, I. ; Brennan, P.V.
Author_Institution :
Nokia Telecommun. Ltd., Camberley, UK
fDate :
2/1/2003 12:00:00 AM
Abstract :
A theoretical basis for the figure of merit method used to quantify the phase noise plateau of a PLL frequency synthesiser is described. Analyses are developed both to calculate the in-band phase noise of a given synthesiser architecture and to predict the figure of merit from the phase/frequency detector parameters. A range of experimental results is provided to validate the theory.
Keywords :
circuit noise; digital phase locked loops; frequency synthesizers; phase detectors; phase noise; thermal noise; timing jitter; detector parameters; digital PLL frequency synthesiser; figure of merit method; in-band phase noise; phase noise contribution; phase/frequency detector;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:20030221