DocumentCode :
117480
Title :
Memory-efficient Radix-2 FFT processor using CORDIC algorithm
Author :
Bansal, Poonam ; Dhaliwal, B.S. ; Gill, Sandeep Singh
Author_Institution :
Dept. of Electron. & Commun. Eng., Univ. Inst. of Eng. & Technol., Kurukshetra, India
fYear :
2014
fDate :
6-8 March 2014
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, a new memory-efficient architecture is presented for Radix-2 FFT processor using CORDIC algorithm. In the proposed memory-efficient FFT processor, an address decoding scheme is used to generate real time angles for the pipelined Radix-2 butterfly. This eliminates the need for storing twiddle factors and angles. This also results in significant area savings with no negative impact on performance. An efficient addressing scheme is implemented to realize the “in-place” Serial-in and Serial-out memory accessing. Here, the synthesis results match the theoretical analysis and it can be observed that a significant reduction can be achieved in total memory logic.
Keywords :
decoding; digital arithmetic; fast Fourier transforms; memory architecture; microprocessor chips; CORDIC algorithm; address decoding scheme; in-place serial-in memory accessing; in-place serial-out memory accessing; memory logic; memory-efficient Radix-2 FFT processor; memory-efficient architecture; pipelined Radix-2 butterfly; twiddle factors; Algorithm design and analysis; Decoding; Hardware; Memory management; Random access memory; Real-time systems; Signal processing algorithms; CORDIC; DFT; FFT; Radix; Synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Computing Communication and Electrical Engineering (ICGCCEE), 2014 International Conference on
Conference_Location :
Coimbatore
Type :
conf
DOI :
10.1109/ICGCCEE.2014.6922202
Filename :
6922202
Link To Document :
بازگشت