DocumentCode :
1175329
Title :
Automatic IC layout: The model and technology
Author :
Van Lier, Marinus C. ; Otten, Ralph H J M
Volume :
22
Issue :
11
fYear :
1975
fDate :
11/1/1975 12:00:00 AM
Firstpage :
845
Lastpage :
855
Abstract :
A procedure to obtain the topological data necessary for a proper layout of a monolithic integrated circuit in planar technology is presented. The first section gives a short summary of the graph theoretic formulation of the layout problem. The "extended potential graph" is defined, of which planarity is necessary and sufficient for the existence of a layout satisfying a number of requirements. The second section extensively describes technological possibilities to planarize this graph. After the planarization of the potential graph, some additional data is needed for diffusions that are no longer represented in the modified potential graph. These data can be supplied by an optimization procedure described in the third section. Finally an example illustrates the contents of this paper and some concluding remarks give the relation of this procedure to existing literature in this field.
Keywords :
Graph theory; Graph theory and combinatorics; Integrated circuit layout; Layout, integrated circuits; Contacts; Integrated circuit interconnections; Integrated circuit layout; Integrated circuit modeling; Integrated circuit technology; Marine technology; Monolithic integrated circuits; Planarization; Vegetation mapping; Wiring;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1975.1083991
Filename :
1083991
Link To Document :
بازگشت