Title :
Numerical simulation of GaAs MESFETs with a p-buffer layer on a semi-insulating substrate compensated by deep traps
Author :
Horio, Kazushige ; Fuseya, Yasuji ; Kusuki, Hiroyuki ; Yanai, Hisayoshi
Author_Institution :
Shibaura Inst. of Technol., Tokyo, Japan
fDate :
9/1/1989 12:00:00 AM
Abstract :
A numerical analysis of GaAs MESFETs with a p-buffer layer on a semi-insulating substrate is performed in which impurity compensation by traps in the substrate is considered. It is shown that the use of a thick p-buffer layer results in a lower device current due to the formation of a steep barrier at the channel-substrate interface. It is also shown that with higher trap and acceptor densities in the substrate, the drain current is reduced due to the decrease in the substrate current. This decrease occurs because a negative-space-charge layer is formed in the substrate. It is demonstrated that when the p-buffer layer is fully depleted, its acceptors play the same electrical role as the acceptors within the space-charge region of the semi-insulating substrate. Thus, using a thick p-buffer layer has the same effect as using a substrate with a high density of traps, i.e. it minimizes the short-channel effects in GaAs MESFETs. Therefore, if the trap density in the substrate is low, the short-channel effects can be reduced by introducing a p-buffer layer or a buried p-layer
Keywords :
III-V semiconductors; Schottky gate field effect transistors; deep levels; gallium arsenide; semiconductor device models; solid-state microwave devices; space charge; GaAs; III-V semiconductors; MESFETs; acceptor densities; buried p-layer; channel-substrate interface; deep traps; drain current; impurity compensation; microwave devices; negative-space-charge layer; numerical analysis; numerical simulation; p-buffer layer; semi-insulating substrate; semiinsulating substrate; short-channel effects reduction; substrate current; trap density; Gallium arsenide; High speed integrated circuits; Impurities; Insulation; MESFET integrated circuits; Monolithic integrated circuits; Numerical simulation; Parasitic capacitance; Semiconductor materials; Substrates;
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on