DocumentCode :
1175425
Title :
Enhanced equivalence checking: toward a solidarity of functional verification and manufacturing test generation
Author :
Bhadra, Jayanta ; Krishnamurthy, Narayanan ; Abadir, Magdy S.
Volume :
21
Issue :
6
fYear :
2004
Firstpage :
494
Lastpage :
502
Abstract :
This article, from the Motorola (now Freescale) PowerPC design group, presents an interesting synergy among test, equivalence verification, and constraints. The authors use RTL, gate, and switch models of a design in two different flows one for test and one for functional verification to show that rectifying constraints and merging tests between the-two flows saves significant presilicon debug effort.
Keywords :
logic design; logic testing; Motorola; PowerPC design group; enhanced equivalence checking; functional verification; manufacturing test generation; presilicon debug effort; rectifying constraint; switch model; Automatic test pattern generation; Automatic testing; Circuit simulation; Circuit testing; Hardware design languages; Manufacturing automation; Semiconductor device testing; Silicon; Switching circuits; Virtual manufacturing;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2004.87
Filename :
1363703
Link To Document :
بازگشت