DocumentCode :
117720
Title :
Design of high performance 16 bit multiplier using vedic multiplication algorithm with McCMOS technique
Author :
Gupta, Rajesh ; Dhar, Rajdeep ; Baishnab, K.L. ; Mehedi, Jishan
Author_Institution :
Dept. of Electron. & Commun., Nat. Inst. of Technol. Silchar, Silchar, India
fYear :
2014
fDate :
6-8 March 2014
Firstpage :
1
Lastpage :
6
Abstract :
This paper contain a high speed low power digital multiplier by using advantage of Vedic multiplication algorithms with a very efficient leakage control technique called multiple channel CMOS (Mc CMOS) technology. We have designed 16 bit Vedic multiplier using McCMOS technology and used 65nm and 45nm node technology and comparative simulation results that indicates the performance of the circuit. Vedic mathematics is a ancient Indian mathematics is very useful for doing tedious and cumbersome mathematical calculation at a very fast rate. The Vedic Urdhva-Tiryakbhyam multiplier is approximately 10 times faster performance than the conventional multiplier architecture. Thorough simulations of 16 × 16 digital Vedic multiplier we are using McCMOS Technology which show the Power Delay Product (PDP) is reduced by approximately 75 % compared to the conventional multiplier design. The simulations have been carried out in cadence-spice simulator with 1V power supply. This technique will be very useful for designing low leakage high speed ALU unit.
Keywords :
CMOS logic circuits; digital arithmetic; logic design; low-power electronics; multiplying circuits; McCMOS technique; Vedic Urdhva-Tiryakbhyam multiplier; Vedic multiplication algorithm; high performance multiplier; low leakage high speed ALU unit; low power digital multiplier; multiple channel CMOS technology; power delay product; size 45 nm; size 65 nm; very efficient leakage control technique; voltage 1 V; Adders; Algorithm design and analysis; CMOS integrated circuits; CMOS technology; Mathematical model; Simulation; ALU (Arithmetic logic unit); McCMOS (Multiple channel CMOS); Multiplier; Urdhva-Tiryakbhyamsutra; Vedic mathematics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Computing Communication and Electrical Engineering (ICGCCEE), 2014 International Conference on
Conference_Location :
Coimbatore
Type :
conf
DOI :
10.1109/ICGCCEE.2014.6922296
Filename :
6922296
Link To Document :
بازگشت