Title :
An efficient hardware based MAC design in digital filters with complex numbers
Author :
Basiri, M. Mohamed Asan ; Sk, Noor Mahammad
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Inf. Technol. Design & Manuf. Kancheepuram, Chennai, India
Abstract :
This paper proposes a novel fixed point complex number multiply accumulate circuit, which is used in real time digital signal processing applications. The proposed architecture consists of multiplier-cum-accumulator which can be used as multiplier as well as MAC. Here the previous MAC result is added as one of the partial products of the current multiplication. So the depth of the multiplier-cum-accumulator unit remains same as O(log2 n) in case of Wallace tree multiplier based multiplier-cum-accumulator and O(n) in case of Braun multiplier based multiplier-cum-accumulator. And hence the separate accumulator with depth O(log2 n) can be avoided. The performance results are showing that proposed architecture gives the better performance compared with conventional fixed point complex number MAC. The proposed architecture achieves an improvement factor of 32.4% in Wallace tree and 19.1% in Braun multiplier based fixed point complex number MAC with out pipeline using 45 nm technology library. The same architecture achieves an improvement factor of 14.6% in Wallace tree and 12.2% in Braun multiplier based fixed point complex number MAC with pipeline.
Keywords :
digital arithmetic; digital filters; digital signal processing chips; integrated circuit design; Braun multiplier based fixed point complex number MAC; Wallace tree multiplier based multiplier-cum-accumulator; complex numbers; digital filters; fixed point complex number multiply accumulate circuit; hardware based MAC design; multiplier-cum-accumulator unit; real time digital signal processing applications; Adders; Arrays; Digital signal processing; Finite impulse response filters; Pipelines; Carry look ahead adder; Complex number arithmetic; DSP processor; FIR filter; Multiply accumulate circuit;
Conference_Titel :
Signal Processing and Integrated Networks (SPIN), 2014 International Conference on
Conference_Location :
Noida
Print_ISBN :
978-1-4799-2865-1
DOI :
10.1109/SPIN.2014.6777000